Specifications | |
---|---|
Designer | Motorola |
Family | 68020 |
Model | |
Code Name | |
Clock [MHz] | 25.0 |
Max Clock (Turbo) [MHz] |
Physical Details | |
---|---|
Voltage (Nom.) [V] | 5.00 |
TDP [W] | 0.72 |
Die Size [mm²] | 85 |
Transistor [M] | 0.19 |
Architecture | |
---|---|
Data Path Width | 32 |
Cores per Chip | 1 |
Threads per Core | 1 |
Microarchitecture | |
---|---|
µarch | 68020 |
ISA | |
FP Pipe Stages | |
Int Pipe Stages |
Cache (on-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | 0 |
L1 Data Cache | 0 |
L2 Cache | |
L3 Cache |
Cache (off-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | |
L1 Data Cache | |
L2 Cache | |
L3 Cache |
Process Technology | |
---|---|
Fabricated By | Motorola |
Process | http://cpudb.stanford.edu/technologies/78 |
Technology | NMOS |
Feature Size [μm] | 2.25 |
Channel Length [μm] | 2.25 |
Metal Layers | |
Metal Type | |
FO4 Delay [ps] | 810.0 |