Motorola 68060 µarch
Microarchitecture |
µarch |
68060 |
ISA |
|
FP Pipe Stages |
9 |
Int Pipe Stages |
9 |
Additional Specifications
|
ISA Extensions |
|
Max µops (per-cycle) |
2 |
IFU |
2 |
LSFU |
2 |
FPFU |
1 |
TFU |
3 |
Max Inst. Decoded |
2 |
ROB Size |
|
Inst. Window |
|
IF Queue |
|
Additional Specifications
|
BHT Size |
256 |
BTB Size |
|
BP Acc |
|
Registers (INT) |
|
Registers (FP) |
|
Registers (All) |
|
Memory BW [MB/s] |
|
Out of Order |
|
Integrated Memory Ctrl |
|
Designer |
Family |
Code Name |
Model |
μarch |
Released |
Cache |
Vdd |
Feature Size |
FO4 |
Clock |
TDP |
SPECInt 1992 |
SPECFp 1992 |
SPECInt 1995 |
SPECFp 1995 |
SPECInt 2000 |
SPECFp 2000 |
SPECInt 2006 |
SPECFp 2006 |
|
Motorola |
68060
|
|
|
68060
|
1994-04-01 |
16 |
3.30 |
0.6 |
216.0
|
66.0 |
|
|
|
|
|
|
|
|
|
details |