MIPS
R8000
R8010
75.0
MHz
Specifications
|
Designer |
MIPS |
Family |
R8000 |
Model |
R8010 |
Code Name |
|
Clock [MHz] |
75.0 |
Max Clock (Turbo) [MHz] |
|
Physical Details
|
Voltage (Nom.) [V] |
3.30 |
TDP [W] |
13.0 |
Die Size [mm²] |
300 |
Transistor [M] |
2.6 |
Architecture |
Data Path Width |
64 |
Cores per Chip |
1 |
Threads per Core |
1 |
Microarchitecture |
µarch |
R8000 |
ISA |
|
FP Pipe Stages |
|
Int Pipe Stages |
5 |
Cache (on-chip) |
L1 Unified Cache |
|
L1 Instruction Cache |
16 |
L1 Data Cache |
16 |
L2 Cache |
|
L3 Cache |
|
Cache (off-chip) |
L1 Unified Cache |
|
L1 Instruction Cache |
|
L1 Data Cache |
|
L2 Cache |
|
L3 Cache |
|
Process Technology |
Fabricated By |
Toshiba |
Process |
VHMOSIII |
Technology |
CMOS |
Feature Size [μm] |
0.7 |
Channel Length [μm] |
0.7 |
Metal Layers |
3 |
Metal Type |
|
FO4 Delay [ps] |
252.0
|
Die Photo