| Specifications | |
|---|---|
| Designer | Sun |
| Family | UltraSPARC T1 |
| Model | |
| Code Name | Niagara |
| Clock [MHz] | 1400.0 |
| Max Clock (Turbo) [MHz] | |
| Physical Details | |
|---|---|
| Voltage (Nom.) [V] | 1.10 |
| TDP [W] | 72.0 |
| Die Size [mm²] | 378 |
| Transistor [M] | 279.0 |
| Architecture | |
|---|---|
| Data Path Width | 64 |
| Cores per Chip | 8 |
| Threads per Core | 4 |
| Microarchitecture | |
|---|---|
| µarch | UltraSPARC T1 |
| ISA | |
| FP Pipe Stages | 7 |
| Int Pipe Stages | 6 |
| Cache (on-chip) | |
|---|---|
| L1 Unified Cache | |
| L1 Instruction Cache | 2 |
| L1 Data Cache | 8 |
| L2 Cache | 3072 |
| L3 Cache | |
| Cache (off-chip) | |
|---|---|
| L1 Unified Cache | |
| L1 Instruction Cache | |
| L1 Data Cache | |
| L2 Cache | |
| L3 Cache | |
| Process Technology | |
|---|---|
| Fabricated By | TI |
| Process | http://cpudb.stanford.edu/technologies/95 |
| Technology | CMOS |
| Feature Size [μm] | 0.09 |
| Channel Length [μm] | 0.053 |
| Metal Layers | 9 |
| Metal Type | copper |
| FO4 Delay [ps] | 19.1 |