Specifications | |
---|---|
Designer | MOS |
Family | 6510 |
Model | |
Code Name | |
Clock [MHz] | 3.0 |
Max Clock (Turbo) [MHz] |
Physical Details | |
---|---|
Voltage (Nom.) [V] | 5.00 |
TDP [W] | |
Die Size [mm²] | |
Transistor [M] |
Architecture | |
---|---|
Data Path Width | |
Cores per Chip | 1 |
Threads per Core | 1 |
Microarchitecture | |
---|---|
µarch | 6510 |
ISA | |
FP Pipe Stages | |
Int Pipe Stages |
Cache (on-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | |
L1 Data Cache | |
L2 Cache | |
L3 Cache |
Cache (off-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | |
L1 Data Cache | |
L2 Cache | |
L3 Cache |