| Specifications | |
|---|---|
| Designer | AMD |
| Family | Athlon XP |
| Model | 1800+ |
| Code Name | Palomino |
| Clock [MHz] | 1533.0 |
| Max Clock (Turbo) [MHz] | |
| Physical Details | |
|---|---|
| Voltage (Nom.) [V] | |
| TDP [W] | |
| Die Size [mm²] | |
| Transistor [M] | |
| Architecture | |
|---|---|
| Data Path Width | |
| Cores per Chip | 1 |
| Threads per Core | 1 |
| Microarchitecture | |
|---|---|
| µarch | K7 |
| ISA | x86-32 |
| FP Pipe Stages | 15 |
| Int Pipe Stages | 10 |
| Cache (on-chip) | |
|---|---|
| L1 Unified Cache | |
| L1 Instruction Cache | 64 |
| L1 Data Cache | 64 |
| L2 Cache | 256 |
| L3 Cache | |
| Cache (off-chip) | |
|---|---|
| L1 Unified Cache | |
| L1 Instruction Cache | |
| L1 Data Cache | |
| L2 Cache | |
| L3 Cache | |
| Process Technology | |
|---|---|
| Fabricated By | AMD |
| Process | http://cpudb.stanford.edu/technologies/5 |
| Technology | CMOS |
| Feature Size [μm] | 0.18 |
| Channel Length [μm] | 0.1 |
| Metal Layers | |
| Metal Type | |
| FO4 Delay [ps] | 36.0 |