Specifications | |
---|---|
Designer | IBM |
Family | Power5 |
Model | |
Code Name | |
Clock [MHz] | 2200.0 |
Max Clock (Turbo) [MHz] |
Physical Details | |
---|---|
Voltage (Nom.) [V] | 1.20 |
TDP [W] | |
Die Size [mm²] | 389 |
Transistor [M] | 276.0 |
Architecture | |
---|---|
Data Path Width | 64 |
Cores per Chip | 2 |
Threads per Core | 2 |
Microarchitecture | |
---|---|
µarch | PowerPC v2.02 |
ISA | |
FP Pipe Stages | |
Int Pipe Stages |
Cache (on-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | 64 |
L1 Data Cache | 32 |
L2 Cache | 1920 |
L3 Cache |
Cache (off-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | |
L1 Data Cache | |
L2 Cache | |
L3 Cache | 36864 |
Process Technology | |
---|---|
Fabricated By | IBM |
Process | http://cpudb.stanford.edu/technologies/38 |
Technology | CMOS |
Feature Size [μm] | 0.13 |
Channel Length [μm] | |
Metal Layers | 8 |
Metal Type | copper |
FO4 Delay [ps] | 25.2 |