Fujitsu
SPARC64 GP
400.0
MHz
Specifications
|
Designer |
Fujitsu |
Family |
SPARC64 GP |
Model |
|
Code Name |
|
Clock [MHz] |
400.0 |
Max Clock (Turbo) [MHz] |
|
Physical Details
|
Voltage (Nom.) [V] |
|
TDP [W] |
|
Die Size [mm²] |
|
Transistor [M] |
|
Architecture |
Data Path Width |
|
Cores per Chip |
1 |
Threads per Core |
1 |
Cache (on-chip) |
L1 Unified Cache |
|
L1 Instruction Cache |
128 |
L1 Data Cache |
128 |
L2 Cache |
|
L3 Cache |
|
Cache (off-chip) |
L1 Unified Cache |
|
L1 Instruction Cache |
|
L1 Data Cache |
|
L2 Cache |
4096 |
L3 Cache |
|
Process Technology |
Fabricated By |
Fujitsu |
Process |
CS-80 |
Technology |
CMOS |
Feature Size [μm] |
0.18 |
Channel Length [μm] |
|
Metal Layers |
6 |
Metal Type |
copper |
FO4 Delay [ps] |
36.0
|
SpecInt2000
Gzip |
Vpr |
Gcc |
Mcf |
Crafty |
Parser |
Eon |
Perlbmk |
Gap |
Vortex |
Bzip2 |
Twolf |
|
250.0 |
233.0 |
196.0 |
253.0 |
271.0 |
260.0 |
282.0 |
285.0 |
178.0 |
396.0 |
254.0 |
242.0 |
source |
250.0 |
237.0 |
206.0 |
333.0 |
273.0 |
271.0 |
282.0 |
293.0 |
178.0 |
412.0 |
267.0 |
242.0 |
source |
249.0 |
240.0 |
199.0 |
327.0 |
268.0 |
270.0 |
282.0 |
294.0 |
176.0 |
409.0 |
268.0 |
242.0 |
source |
250.0 |
233.0 |
196.0 |
253.0 |
271.0 |
260.0 |
282.0 |
285.0 |
178.0 |
396.0 |
254.0 |
242.0 |
source |
250.0 |
237.0 |
206.0 |
333.0 |
273.0 |
271.0 |
282.0 |
293.0 |
178.0 |
412.0 |
267.0 |
242.0 |
source |