Specifications | |
---|---|
Designer | Intel |
Family | Core2 |
Model | SU3500 |
Code Name | Penryn |
Clock [MHz] | 1400.0 |
Max Clock (Turbo) [MHz] |
Physical Details | |
---|---|
Voltage (Nom.) [V] | 1.10 |
TDP [W] | 5.5 |
Die Size [mm²] | 107 |
Transistor [M] | 410.0 |
Architecture | |
---|---|
Data Path Width | 64 |
Cores per Chip | 1 |
Threads per Core | 1 |
Microarchitecture | |
---|---|
µarch | Core:Penryn |
ISA | x86-64 |
FP Pipe Stages | |
Int Pipe Stages | 14 |
Cache (on-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | 32 |
L1 Data Cache | 32 |
L2 Cache | 3072 |
L3 Cache |
Cache (off-chip) | |
---|---|
L1 Unified Cache | |
L1 Instruction Cache | |
L1 Data Cache | |
L2 Cache | |
L3 Cache |
Process Technology | |
---|---|
Fabricated By | Intel |
Process | http://cpudb.stanford.edu/technologies/61 |
Technology | CMOS |
Feature Size [μm] | 0.045 |
Channel Length [μm] | 0.035 |
Metal Layers | 9 |
Metal Type | copper |
FO4 Delay [ps] | 12.6 |