| Specifications | |
|---|---|
| Designer | Cyrix |
| Family | Cyrix III |
| Model | |
| Code Name | Joshua |
| Clock [MHz] | 450.0 |
| Max Clock (Turbo) [MHz] | |
| Physical Details | |
|---|---|
| Voltage (Nom.) [V] | 2.20 |
| TDP [W] | 16.0 |
| Die Size [mm²] | 76 |
| Transistor [M] | 22.0 |
| Architecture | |
|---|---|
| Data Path Width | 32 |
| Cores per Chip | 1 |
| Threads per Core | 1 |
| Cache (on-chip) | |
|---|---|
| L1 Unified Cache | 64 |
| L1 Instruction Cache | |
| L1 Data Cache | |
| L2 Cache | 256 |
| L3 Cache | |
| Cache (off-chip) | |
|---|---|
| L1 Unified Cache | |
| L1 Instruction Cache | |
| L1 Data Cache | |
| L2 Cache | |
| L3 Cache | |
| Process Technology | |
|---|---|
| Fabricated By | TSMC |
| Process | http://cpudb.stanford.edu/technologies/110 |
| Technology | CMOS |
| Feature Size [μm] | 0.18 |
| Channel Length [μm] | 0.1 |
| Metal Layers | 6 |
| Metal Type | |
| FO4 Delay [ps] | 70.0 |