MIPS R5000

150.0 MHz

Specifications
Designer MIPS
Family R5000
Model
Code Name
Clock [MHz] 150.0
Max Clock (Turbo) [MHz]
Physical Details
Voltage (Nom.) [V] 3.30
TDP [W]
Die Size [mm²] 84
Transistor [M] 3.6
Architecture
Data Path Width 64
Cores per Chip 1
Threads per Core 1
Microarchitecture
µarch R5000
ISA
FP Pipe Stages
Int Pipe Stages 5
Cache (on-chip)
L1 Unified Cache
L1 Instruction Cache 32
L1 Data Cache 32
L2 Cache 512
L3 Cache
Cache (off-chip)
L1 Unified Cache
L1 Instruction Cache
L1 Data Cache
L2 Cache
L3 Cache
Process Technology
Fabricated By IDT
Process http://cpudb.stanford.edu/technologies/50
Technology CMOS
Feature Size [μm] 0.35
Channel Length [μm] 0.35
Metal Layers 3
Metal Type aluminum
FO4 Delay [ps] 126.0

    SpecInt1995

    Go M88ksim Gcc Compress Li Ijpeg Perl Vortex
    3.4 4.1 3.5 2.8 4.1 3.6 4.9 3.3 source
    2.3 4.0 2.5 2.1 3.4 3.4 3.6 2.4 source

    SpecFp1995

    Tomcatv Swim Su2cor Hydro2d Mgrid Applu Turb3d Apsi Fpppp Wave5
    6.0 9.4 1.7 2.2 3.8 3.3 3.5 3.7 11.4 3.6 source
    6.5 9.4 2.0 2.2 4.3 3.5 4.4 4.6 12.7 5.3 source